

International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering ISO 3297:2007 Certified

Vol. 4. Issue 8. August 2016

# FPGA Based Image Enhancement Algorithm for **Object Detection and Counting**

B.R Chandra Mouli<sup>1</sup>, J.C.N Swamy<sup>2</sup>

Masters of Technology Student, Department of ECE, Bangalore Institute of Technology, Bangalore, Karnataka, India<sup>1</sup>

Assistant Professor, Department of ECE, Bangalore Institute of Technology, Bangalore, Karnataka, India<sup>2</sup>

Abstract: Countless advantages with respect to performance and functioning for executing applications for image processing are divulged by FPGAs (Abstract-Field programmable gate arrays). Elaborating and developing the particular algorithms in order to find a solution for the problems related to image processing is just a single facet of FPGAs' utilization; these algorithms must then undergo mapping to the FPGA. Image processing is a very important application nowadays it is utilized in many areas such as carbon-dating, army, medical etc. Algorithms present in FPGA's can be utilized to perform many operations on image like contrast stretching, brightness manipulation, operating threshold and real time enhancement of image. When it comes for implementation using Verilog codes is suitable to perform the operations that gives the favourable results and helps in enhancing the image quality and helps in counting the objects through the pixels.

Keywords: FPGA, digitally enhanced image, Verilog, object counting.

#### **I. INTRODUCTION**

In recent days the demand for quality image is raised and It is of high significance to take into account that this kind in order to meet this demand there is necessity for of processing inquires about the resources used, such as captivating logic, image quality is main criteria in many memory availability or even specifically connected fields that can be art, medical and DSP's, but meeting this peripheral devices that are required for the processing demand is herculean task and must be tackled in cautious power. way such that it meets the demand of the user at all levels of processing methodology followed in enhancement of Not all of these things can be found on every single image.

Object detection and counting is main part of enhancing the image. Counting the number of images before enhancing is better way of handling the situation and by doing that. The image enhanced will have some compatibility and similarity to the original image. In simple words we can say that has sharpening the edges and boundaries of the image and beautifying the particular area / part of that image by doing that one can enumerate the pixels present in images.

The domains where digital image processing can be implemented and administrated are quite miscellaneous as well as diverse. In order to apprehend the scope and extensiveness of this particular field so that a fundamental understanding can be developed regarding applications of image processing entails a rigorous categorization of images on the basis of what source they were extracted from, for instance electromagnetic energy spectrum (Xray) or acoustic and ultrasonic, as well as electronic or operations for the augmentation of images in spatial synthetic images that were separately produced by the domain include; sieving along with stretching containing utilization of computers [1]. These sorts of applications contrast and transfiguration or transformation of negative comprise of various dissimilar processes where images. It also comprise of calculation of brightness and augmentation of image quality as well as Object detection histogram equalization as well as operations conducted are also included.

common-place Computer that is used for generic purposes and usually the concerned procedures or processes are inefficient because of various other problems. Employing hardware that is specific for particular applications such as ASICs or FPGAs, better results and outcomes can be generated via the use of this software. Today, the technology of VLSI (Very Large Scale Integrated) provides solutions regarding the administration of highly complex alternative hardware [2].

Two highly dissimilar elements are there that are utilized for the betterment or augmentation of images, spatial frequency along with spatial domain approach. One of the approaches is founded on frequency found on image transfiguration or transformation that in turn is on the basis of mathematical transfiguration or transformation as well as the approach or attitude of spatial domain. All of this is dependent on the pixel

The unassuming and straightforward but still useful right on threshold and filtering or sieving through



#### International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering

ISO 3297:2007 Certified

Vol. 4. Issue 8. August 2016

methods are defined as the image processing point that maximum relative error is 1.33%, minimum relative operations. The permeation founded on high pass as well as low pass will be considered a part of the segment of frequency domain. Manoeuvrability is the biggest advantage that is afforded by the betterment or augmentation of an image.

#### **II. LITERATURE SURVEY**

The use of MATLAB turns into a challenging task via the fixture of a desired or required computer for all the facilities. A great alternative to this is to frame a separate and independent design that is founded on hardware designed with desirable adaptation and habituation of resource as well as mobility in mind. By the utilization of software facilitates that can be edited, easy and accessible facilitation of computing algorithms of a particular object and hence the performance can be upgraded and advanced so the processing as well as time needed to calculate and compute will be greatly minimized.

To facilitate the proper utilization as well as employment used to apply to two images that are binary as well as of hardware, countless scientific approaches and attitudes are provided in the literature. They include FPGA (Field programmable gate arrays) along with ASIC (Application specific integrated circuits) and DSP (Digital signal processor) and so on. Via the designs and frameworks founded on ASIC's, the desired performance can be generated. If after it is all assembled and any unlikeness arises it will not be programmable. The DSP microprocessors are not very economical.

A technique of automatic cell counting founded on images that are microscopic was introduced by Xiaomin Guo and Feihong Yu [3]. Information obtained via histogram is employed in order to compute adjustable threshold value of both lower and upper. This value is then utilized for segmentation of background as well as objects. Flood fill method impact stuffs up the regions around objects. It is also utilized to mark as well as segregate an image's segments. A blob is a range of pixels that is in contact with the similar logical region or state. Every pixel that an image contains that is related, in a state that is foreground, to a particular blob. The remaining pixels are found or can be located in the background. Analysis of a blob or examination is employed to expose blobs that a particular image contains so that chosen measurement of a particular blob can then be carried out. Blob examination or analysis comprises of an ongoing series or a pathway of operations that are being processed as well as examination of the functions that provide the information required or needed regarding any 2D figure that an image might contain. If and when the measurement of a blob is found to be the Brightness Manipulation: scope of an area's upper threshold that is undergoing this analysis, the blob's segmentation will be done by the brightness of image when image is captured in low light algorithm of 'K-means clustering.' Via computing the condition. After brightness manipulation it is easy to cells' quantity that are present in each blob, total cells in interpret the information in image easily.

operations. All of these abovementioned techniques and the entire image is obtained. The outcome of this indicates error is 0% and the average relative error is 0.46%. Via the utilization of the Hough transform, a technique for automatic counting of the red blood cell was demonstrated by Venkatalakshmi. B et al. [4]. In order to estimate or approximate red blood cells, the algorithm comprises of five steps that are; 1) input image acquisition, 2) preprocessing, 3) segmentation, 4) feature extraction and 5) counting. In the step of pre-processing, an HSV image is obtained from the original blood smear via conversion. As bright components are unambiguously indicated by the Saturation image, it is employed additionally for examination. Segmentation's very first step is to recognize both lower as well as upper threshold via information obtained through the histogram. Two binary images are then obtained by the division of saturation image on the basis of this information. Morphological area closing is used in the image of a pixel value that is lower as well as dilation in the morphological sense as well as area terminating point is utilized for the image of a pixel value that is higher. XOR operation of the morphological type is Hough transform (circular) is used in order to obtain RBCs.

> The use of FPGA'S is the one alternative that is much better for all these tribulations. On the basis of the user's necessities and requirements, various different methods and techniques are programmable in interconnects as well as inherently built inside FPGA, the logical blocks. The characteristic or the feature regarding reconfiguration is FPGA inherent and it helps pipeline the functionality. It costs less to manufacture FPGA. FPGA's can be programmed when facilitated by VHDL as well as Verilog HDL. Verilog HDL is what every single algorithm is founded on that is discussed or mentioned in this particular paper. Verilog HDL is employed because divergences can effortlessly be recognized while the processes of predecessor error checking are conducted.

#### **III. ALGORITHM STEPS**

The most notable point is there should zero attachment to the background by an object. In this, for maintaining an accurate count of objects, some initial calculations are needed. Following four improving techniques are employed:

- **Brightness Manipulation** 0
- Contrast stretching 0
- Real time approach 0
- Operating threshold 0

Brightness manipulation is useful to enhance the



### International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering

ISO 3297:2007 Certified

Vol. 4. Issue 8. August 2016

for increasing and decreasing Brightness. After brightness contrast of medical images. manipulation, dark image may become brighter or bright image may become dark .If we add the constant value in pixel value of image, then brightness manipulation operation increase brightness and similarly subtraction operator reduces the brightness as explained by following equation.

$$F(x, y) = \begin{cases} G(x, y) + t \text{ if } G(x, y) + t \le 255\\ 255 & \text{if } G(x, y) + t > 255 \end{cases}$$

Where  $t \ge 0$ G(x, y) – Gray Level for Input Pixel F(x, y) – Gray Level for Output Pixel [5]

Operating threshold:

Thresholding of image means converting gray level information of image to two-level information. If the object presented in the foreground has dissimilar gray levels than the background it is surrounded by, 'image thresholding' is a viable tool for this segmentation or segregation. Threshold operation is defined employing following equation where a<sub>th</sub> is the threshold value which is important for the separation of the pixel values in two classes.

$$F(x,y) = \begin{cases} G_0(x,y) \text{ for } G(x,y) < a_{th} \\ G_1(x,y) \text{ for } G(x,y) \ge a_{th} \end{cases}$$

Where G(x, y) – Gray Level for Input Pixel F(x, y) – Gray Level for Output Pixel ath - Threshold Value

By using equation above equation, from the input image, values of each pixel are replaced by the successive pixel in the destination image using  $G_0(x,y)=0$  &  $G_1(x,y)=1$ .

Contrast stretching:

Contrast stretching is a technique in which some or all of the intensity value in the original image are stretched out to occupy a larger range of values to easily interpret the information in image. It can be explain by following equation.

$$F(x, y) = \begin{cases} t_0 \text{ if } G(x, y) < g_0 \\ G(x, y) \text{ if } g_0 < G(x, y) < g_1 \\ t_1 \text{ if } G(x, y) > g_1 \end{cases}$$

Where G(x, y) – Gray Level for Input Pixel F(x, y) –Gray Level for Output Pixel  $t_{0,}t_{1}$  - Constant values

Brightness manipulation operations are commonly used application such as CT scans for enhancing the quality and

Real time approach:

In the real time approach the image obtained is restructured and enhanced with view of the initial image, the quality of the image obtained after performing above said algorithm will give the exact details of the image and will be helpful in analyzing it in detail.

Counting algorithm:

After the thresholding objects and background are separated or segmented. Hence it becomes simpler to locate group of pixels contained in an image that somehow belong together for finding out number of objects in image. By counting number of white pixels, numbers of objects are counted. Number of objects in image is shown by using LED's. Up to 256 objects can be shown by using LED's.

#### **IV. IMPLEMENTATION**



Fig.1. Generalized block diagram of the system

A system's generalized block diagram to administrate the computing of objects algorithm is as shown in Fig.1. It consists of IP core ROM to store the input images, in this proposed work the size of input image is 128\*128 so to store these many pixels the ROM size is also kept same as input image size. Enhancement algorithm block consist of algorithm of three enhancement techniques. Firstly, the input image gets enhanced by using brightness manipulation to increase the brightness of image as image is taken in low light then contrast stretching was done so that objects can be interpreted clearly and finally by using thresholding operation, separation the objects from background was carried out. By counting number of white pixels, numbers of objects are counted. Output of algorithm block is sent through hyper terminal which necessitates the use of transmitter block prior to hyper terminal. Finally output image is verified in MATLAB. The numbers of objects in image are indicated by using led on the FPGA.

#### A. Core IP (Generator Memory Block)

Contrast stretching used to increase the brightness of The Core IP block ascribes to the initial logic functions object compare to background so that it can be easily pre-processed and can be made part of an overall interpreted. Contrast stretching is commonly used in framework or design. A generator core system forms built



# International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering

ISO 3297:2007 Certified

Vol. 4. Issue 8. August 2016

as higher levels of performance. A lone Core IP is usually transferred via the same terminal used before, back mentioned here and Core IP ROM is utilized in order to in the PC. store the image that was used as the input.

#### B. UART Transmitter

Through a serial line's aid, the receiver that is universal as well as asynchronous along with transmitter (UART) is utilized data parallel form transmission. Modules, that were inbuilt and three in number, were comprised in UART; 1) the module of receiver, 2) transmitter and 3) a generator for computing the baud rate. Start bit '0' and then data bits followed optional parity bit at end stop bit.

|--|

Fig 2 Frame format

Xilinx FPGA Board utilized is showcased in figure 3. It is administrated in Xilinx Board with Led having parallel port connections. LED is utilized for showcasing the FPGA generated output to processing element in order to verify the result shown in the image.



Fig 3 FPGA image showing coin detection by LED's

#### V. RESULTS

A FPGA family will be familiarized for the functioning of quantifying object algorithms along with algorithms that are hardware dependent. The tool required for relocating as well as producing will be ISE 14.7 version of Xilinx. In order to verify, image's measurements will be of 128\*128 Gray-level based pixel resolution. In order to relocate signal, serially, the following path will be followed; a start bit then a data bit size of eight and then finally a stop bit. After the relocation of all the bits is done, the statement for end signal will be released. This is how data is transferred via terminal, from the pc to FPGA Board. This

cores which provide competent area optimization as well then undergoes processing and then the image processed is

| Device Utilization Summary             |      |           |             |  |
|----------------------------------------|------|-----------|-------------|--|
| Slice Logic Utilization                | Used | Available | Utilization |  |
| Number of Slice Registers              | 26   | 126,800   | 1%          |  |
| Number used as Flip Flops              | 26   |           |             |  |
| Number used as Latches                 | 0    |           |             |  |
| Number used as Latch-thrus             | 0    |           |             |  |
| Number used as AND/OR logics           | 0    |           |             |  |
| Number of Slice LUTs                   | 14   | 63,400    | 1%          |  |
| Number used as logic                   | 14   | 63,400    | 1%          |  |
| Number using O6 output only            | 8    |           |             |  |
| Number using O5 output only            | 0    |           |             |  |
| Number using O5 and O6                 | 6    |           |             |  |
| Number used as ROM                     | 0    |           |             |  |
| Number used as Memory                  | 0    | 19,000    | 0%          |  |
| Number used exclusively as route-thrus | 0    |           |             |  |
| Number of occupied Slices              | 4    | 15,850    | 1%          |  |
| Number of LUT Flip Flop pairs used     | 16   |           |             |  |

Fig 4 Device utilization summary



Fig.5. RTL schematic



Fig 6 Simulation result of enhanced image



Fig .7. (a) original image (b) Image obtained after enhancement algorithm



#### International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering ISO 3297:2007 Certified

Vol. 4. Issue 8. August 2016

#### **VI. CONCLUSION**

[13] G. Slabaugh, R. Boyes, and X. Yang, "Multicore image processing with openmp [applications corner]," Signal Processing Magazine, IEEE, vol. 27, no. 2, pp.134–138, march 20

The image processing is straightforward in FPGA board when comparisons are drawn with the processors of other types. When the hexadecimal code is employed to encode an image by utilizing MATLAB and from the PC, it is put back into the FPGA Board then later Image brightness along with contrast stretching as well as operating threshold can be effectively altered by employing FPGA dumped Verilog code. The process of reconversion is also smoothly running when this MATLAB milieu is employed. Complications regarding hardware here is primarily interface related (Bluetooth module or serial port) among laptop or personal computer as well as FPGA kit. The code's complex design gets reduced or minimized too via the utilization of algorithm comprising of three steps than any normal edge, detection algorithm employed for the computation of objects.

#### REFERENCES

- G. Ottoni, R. Rangan, A. Stoler, M. J. Bridges, and D. I. August, "From sequential programs to concurrent threads," IEEE Computer Architecture Letters, vol. 5, pp. 6-9, 2006.
- [2] M. Maresca, M. A. Lavin, and H. Li, "Parallel Architectures for Vision," Proceedings of the IEEE, vol. 76, pp. 970-981, 1988.
- [3] Venkatalaksmi. B and Thilagavathi. K, "Automatic Red Blood CellCounting Using Hough Transform," Proc. of 2013 IEEE Conference on Information and Communication Technology, Apr. 2013, pp. 267-271.
- [4] J.N. Fabic, I.E. Turla, J.A. Capacillo, L.T. David and P.C. Naval, Jr, "FishPopulation Estimation and Species Classification from Underwater Video Sequences using Blob Counting and Shape Analysis," 2013 International Underwater Technology Symposium (UT), Mar. 2013. pp. 1-6.
- [5] J. Batlle, Marti, P. Ridao. A New FPGA/DSP Based Parallel Architecturefor a Real-time Image Processing. Real-Time Imaging, 2002
- [6] Crookes, D., Benkrid, K., Bouridane, A., Alotaibi, K., Benkrid, A., "Design and implementation of a high level programming environment for FPGA-based image processing," Vision, Image and Signal Processing, IEE Proceedings - , vol.147, no.4, pp.377,384, Aug 2000
- [7] G. Saldana and M. Arias-Estrada, "FPGA-Based Customizable Systolic Architecture for Image Processing Applications," International Conference on Reconfigurable Computing and FPGAs 2005, IEEE., pp. 3–11, 2005.
- [8] M.A.Weifeng, WANG.Weihong, CAI Jiamei,etc. Design and Implementation of a Remote Sensing Image Processing Based on the Grid. Application and Engineering of Computer 2004
- [9] Duan.Jinghong, Deng.Yaling, Liang.Kun, Development of Image Processing System that is Based on DSP and FPGA, Xi'an University of Technology, Xi'an China.
- [10] Etiemble, D., Bouaziz, S., Lacassagne, L., "Customizing 16-bit floating point instructions on a NIOS II processor for FPGA image and media processing," Embedded Systems for Real-Time Multimedia, 2005. 3rd Workshop on , vol., no., pp.61,66, 22-23 Sept. 2005.
- [11] F. Cappabianco, G. Araujo, and A. Falc ~ ao., "The Image Foresting Transform Architecture." IEEE Proc. of the17th Intl. Conf. on Field Programmable Technology(ICFPT),Kokurakita, Kitakyushu, Japan,pp. 137–144, Dec 2007.
- [12] Image Compression and DICOM-Format Image Archive", Proceeding of ICROS-SICE International Joint Conference 2009, Fukuoka InternationalCongress Center, Japan, pp. 1945-1949, August 18- 21, 2009.